Follow
Jeffrey Stuecheli
Jeffrey Stuecheli
Verified email at google.com
Title
Cited by
Cited by
Year
IBM POWER7 multicore server processor
B Sinharoy, R Kalla, WJ Starke, HQ Le, R Cargnoni, JA Van Norstrand, ...
IBM Journal of Research and Development 55 (3), 1: 1-1: 29, 2011
2462011
CAPI: A coherent accelerator processor interface
J Stuecheli, B Blaner, CR Johns, MS Siegel
IBM Journal of Research and Development 59 (1), 7: 1-7: 7, 2015
2372015
Minimalist open-page: A DRAM page-mode scheduling policy for the many-core era
D Kaseridis, J Stuecheli, LK John
Proceedings of the 44th Annual IEEE/ACM International Symposium on …, 2011
2112011
The virtual write queue: Coordinating DRAM and last-level cache policies
J Stuecheli, D Kaseridis, D Daly, HC Hunter, LK John
ACM SIGARCH Computer Architecture News 38 (3), 72-82, 2010
1682010
Elastic refresh: Techniques to mitigate refresh penalties in high density memory
J Stuecheli, D Kaseridis, HC Hunter, LK John
2010 43rd Annual IEEE/ACM International Symposium on Microarchitecture, 375-384, 2010
1522010
Understanding and mitigating refresh overheads in high-density DDR4 DRAM systems
J Mukundan, H Hunter, K Kim, J Stuecheli, JF Martínez
ACM SIGARCH Computer Architecture News 41 (3), 48-59, 2013
1352013
The cache and memory subsystems of the IBM POWER8 processor
WJ Starke, J Stuecheli, DM Daly, JS Dodson, F Auernhammer, ...
IBM Journal of Research and Development 59 (1), 3: 1-3: 13, 2015
862015
IBM POWER9 opens up a new era of acceleration enablement: OpenCAPI
J Stuecheli, WJ Starke, JD Irish, LB Arimilli, D Dreps, B Blaner, ...
IBM Journal of Research and Development 62 (4/5), 8: 1-8: 8, 2018
532018
Bank-aware dynamic cache partitioning for multicore architectures
D Kaseridis, J Stuecheli, LK John
2009 International Conference on Parallel Processing, 18-25, 2009
502009
Data processing system, cache system and method for issuing a request on an interconnect fabric without reference to a lower level cache based upon a tagged cache state
GL Guthrie, AC Sawdey, WJ Starke, JA Stuecheli
US Patent 7,536,513, 2009
502009
A bandwidth-aware memory-subsystem resource management using non-invasive resource profilers for large cmp systems
D Kaseridis, J Stuecheli, J Chen, LK John
HPCA-16 2010 The Sixteenth International Symposium on High-Performance …, 2010
442010
System bus structure for large L2 cache array topology with different latency domains
VE Chung, GL Guthrie, WJ Starke, JA Stuecheli
US Patent 7,469,318, 2008
432008
Weighted history allocation predictor algorithm in a hybrid cache
DM Daly, BL Goodman, SJ Powell, AC Sawdey, JA Stuecheli
US Patent 8,930,625, 2015
412015
Selective cache-to-cache lateral castouts
GL Guthrie, WJ Starke, J Stuecheli, DE Williams, TR Puzak
US Patent 9,189,403, 2015
382015
Method and system for specualtively sending processor-issued store operations to a store queue with full signal asserted
RH Bell, TM Capasso, GL Guthrie, H Shen, JA Stuecheli
US Patent 8,352,712, 2013
372013
Data processing system and method for efficient coherency communication utilizing coherency domains
JS Fields Jr, GL Guthrie, WJ Starke, JA Stuecheli
US Patent 8,214,600, 2012
372012
Programmable bank/timer address folding in memory devices
MA Brittain, WE Maule, GA Morrison, JA Stuecheli
US Patent 7,516,264, 2009
342009
Access speculation predictor with predictions based on memory region prior requestor tag information
JF Cantin, R Nicholas, EE Retter, JA Stuecheli
US Patent 8,122,223, 2012
332012
Victim cache line selection
GL Guthrie, TL Jeremiah, WL McNeil, PC Patel, WJ Starke, JA Stuecheli
US Patent 8,117,397, 2012
332012
Method and cache system with soft I-MRU member protection scheme during make MRU allocation
RH Bell, JA Stuecheli
US Patent 7,805,574, 2010
332010
The system can't perform the operation now. Try again later.
Articles 1–20