A 12-Gb/s multichannel I/O using MIMO crosstalk cancellation and signal reutilization in 65-nm CMOS T Oh, R Harjani IEEE journal of solid-state circuits 48 (6), 1383-1397, 2013 | 53 | 2013 |
A 6-Gb/s MIMO crosstalk cancellation scheme for high-speed I/Os T Oh, R Harjani IEEE Journal of Solid-State Circuits 46 (8), 1843-1856, 2011 | 52 | 2011 |
IEEE JSSC HR Oh, D Ward, R Dutton SC-15, 636-643, 1980 | 18 | 1980 |
A 5Gb/s 2× 2 MIMO crosstalk cancellation scheme for high-speed I/Os T Oh, R Harjani IEEE Custom Integrated Circuits Conference 2010, 1-4, 2010 | 15 | 2010 |
4× 12 Gb/s 0.96 pJ/b/lane analog-IIR crosstalk cancellation and signal reutilization receiver for single-ended I/Os in 65 nm CMOS T Oh, R Harjani 2012 symposium on VLSI circuits (VLSIC), 140-141, 2012 | 9 | 2012 |
Adaptive Techniques for Joint Optimization of XTC and DFE Loop Gain in High‐Speed I/O T Oh, R Harjani ETRI Journal 37 (5), 906-916, 2015 | 8 | 2015 |
0.5–4.4 Gbit/s PAM4/NRZ dual‐mode transceiver with 0.6 V near‐ground NMOS driver for low‐power memory interface K Min, T Oh Electronics Letters 54 (11), 684-685, 2018 | 3 | 2018 |
Pseudo-reference counter-based FLL for 6 Gb/s reference-less CDR in 65-nm CMOS S Lee, R Harjani, T Oh IEEE Transactions on Circuits and Systems II: Express Briefs 69 (4), 2096-2100, 2022 | 2 | 2022 |
Single‐ended 2 ch.× 3.4 Gbit/s dual‐mode near‐ground transmitter IO driver in 45 nm CMOS process E Kim, T Oh Electronics Letters 53 (5), 308-310, 2017 | 2 | 2017 |
A 3.5 to 4.7-GHz Fractional-N ADPLL with a Low-Power Time-Interleaved GRO-TDC of 6.2-ps Resolution in 65-nm CMOS Process KU Cho, J Gil, C Park, KJ Cho, JW Shin, ES Kim, YS Eo, R Harjani, ... IEEE Access, 2024 | 1 | 2024 |
A Highly Integrated Radio Frequency Receiver RF CMOS Module for Core Body Temperature Thermometer I Kim, W Jang, HS Hwang, BJ Seo, DM Lee, JH Han, JW Shin, YR Yoon, ... IEEE Access, 2023 | 1 | 2023 |
Linear Characteristic Analysis of High-Resolution Counter-Based Frequency Detector in Type-I Digital PLL T Oh, J Gil, R Harjani IEEE Transactions on Circuits and Systems II: Express Briefs 69 (2), 264-268, 2021 | 1 | 2021 |
High-speed Clock and Data Recovery System with Segmented Slew-rate Control Circuit for High-linearity in 65 nm CMOS Process K Min, S Lee, T Oh JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE 21 (3), 199-205, 2021 | 1 | 2021 |
12 Gbit/s three‐tap FFE half‐rate transmitter with low jitter clock buffering scheme K Park, T Oh Electronics Letters 55 (20), 1078-1080, 2019 | 1 | 2019 |
2× 3.2 Gb/s single‐ended IO transmitter with low‐power dynamic FIR driver for the LPDDR4 standard S Kim, T Oh Electronics Letters 53 (24), 1566-1568, 2017 | 1 | 2017 |
A 4.1 mA adaptive duty-cycle corrector loop with background calibration in 45nm CMOS process E Kim, D Jeong, T Oh 2016 International SoC Design Conference (ISOCC), 75-76, 2016 | 1 | 2016 |
High performance multi-channel high-speed I/O circuits T Oh, R Harjani Springer New York, 2014 | 1 | 2014 |
2 Lanes× 2.65-6.4 Gb/s Scalable IO Transceiver with Delay Compensation Technique in 65 nm CMOS Process G Chung, K Cho, T Oh JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE 24 (3), 184-190, 2024 | | 2024 |
A 262 MHz Narrow Band RF Transceiver for Korean M-Bus Smart Metering Service DW Park, KR Byeon, GS Lee, TH Lim, KH Jo, TH Oh, HC Park, YS Eo JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE 24 (3), 199-207, 2024 | | 2024 |
12.2 GHz All-digital PLL with Pattern Memorizing Cells for Low Power/low Jitter using 65 nm CMOS Process S Lee, T Oh JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE 21 (2), 152-156, 2021 | | 2021 |