Bogdan Pasca
TitleCited byYear
Designing custom arithmetic data paths with FloPoCo
F De Dinechin, B Pasca
IEEE Design & Test of Computers 28 (4), 18-27, 2011
2412011
An FPGA-specific approach to floating-point accumulation and sum-of-products
F De Dinechin, B Pasca, O Cret, R Tudoran
2008 International Conference on Field-Programmable Technology, 33-40, 2008
862008
Multipliers for floating-point double precision and beyond on FPGAs
S Banescu, F De Dinechin, B Pasca, R Tudoran
ACM SIGARCH Computer Architecture News 38 (4), 73-79, 2011
732011
Generating high-performance custom floating-point pipelines
F De Dinechin, C Klein, B Pasca
2009 International Conference on Field Programmable Logic and Applicationsá…, 2009
692009
Large multipliers with fewer DSP blocks
F de Dinechin, B Pasca
2009 International Conference on Field Programmable Logic and Applicationsá…, 2009
682009
Automatic generation of polynomial-based hardware architectures for function evaluation
F De Dinechin, M Joldes, B Pasca
ASAP 2010-21st IEEE International Conference on Application-specific Systemsá…, 2010
532010
Large multipliers with less DSP blocks
F De Dinechin, B Pasca
482009
Floating-point DSP block architecture for FPGAs
M Langhammer, B Pasca
Proceedings of the 2015 ACM/SIGDA International Symposium on Fieldá…, 2015
452015
Floating-point exponential functions for DSP-enabled FPGAs
F De Dinechin, B Pasca
2010 International Conference on Field-Programmable Technology, 110-117, 2010
402010
Pipelined FPGA adders
F De Dinechin, HD Nguyen, B Pasca
2010 International Conference on Field Programmable Logic and Applicationsá…, 2010
372010
Correctly rounded floating-point division for DSP-enabled FPGAs
B Pasca
22nd International Conference on Field Programmable Logic and Applicationsá…, 2012
342012
Multiplicative square root algorithms for FPGAs
F De Dinechin, M Joldes, B Pasca, G Revy
2010 International Conference on Field Programmable Logic and Applicationsá…, 2010
282010
FPGA-specific arithmetic optimizations of short-latency adders
HD Nguyen, B Pasca, TB Preu▀er
2011 21st International Conference on Field Programmable Logic andá…, 2011
202011
FPGA-specific synthesis of loop-nests with pipelined computational cores
C Alias, B Pasca, A Plesco
Microprocessors and Microsystems 36 (8), 606-619, 2012
192012
Floating-point exponentiation units for reconfigurable computing
F De Dinechin, P Echeverria, M Lˇpez-Vallejo, B Pasca
ACM Transactions on Reconfigurable Technology and Systems (TRETS) 6 (1), 1-15, 2013
132013
Custom arithmetic datapath design for FPGAs using the FloPoCo core generator
F De Dinechin, B Pasca, E Normale
Design & Test of Computers, IEEE 28 (4), 18-27, 2011
122011
An FPGA architecture for solving the Table Maker's Dilemma
F De Dinechin, JM Muller, B Pasca, A Plesco
ASAP 2011-22nd IEEE International Conference on Application-specific Systemsá…, 2011
112011
High-performance floating-point computing on reconfigurable circuits
BM Pasca
102011
Design and implementation of an embedded FPGA floating point DSP block
M Langhammer, B Pasca
2015 IEEE 22nd Symposium on Computer Arithmetic, 26-33, 2015
92015
Design and implementation of an embedded FPGA floating point DSP block
M Langhammer, B Pasca
2015 IEEE 22nd Symposium on Computer Arithmetic, 26-33, 2015
92015
The system can't perform the operation now. Try again later.
Articles 1–20